Please use this identifier to cite or link to this item:
Full metadata record
|dc.contributor.author||Mahapatra, K K||-|
|dc.identifier.citation||International Conference on Electronics, Information and Communication Systems Engineering, ICEICE-2010, March, 28-30th 2011, Rajasthan||en|
|dc.description.abstract||Power has become major design concern for complex VLSI circuits today. Designer needs tool(s) that accurately estimate the power dissipation for a given design. We need two categories of tools that are useful for this purpose. One is power optimization tools and, second is an analysis tool for estimating the power consumption in an existing netlist. This approach addresses the second issue by employing a VERILOG-based approach for analysis of power consumption in CMOS logic designs. The design under test will either the result of logic synthesis with various optimization constraints or hand design done through schematic capture. The proposed approach used to analyse various benchmark circuits for power consumption, such as ISCAS bench mark circuits. The presented approach in this paper consists of three phases: (1) Designing smart VERILOG simulation models, (2) Measuring transition activity at each node of the netlist and then estimate the power based on this activity and on fan out at each node, (3) Generation of smart input stimuli that achieve an upper bound in transition activity and hence power consumption. The estimates produced by this approach may provide useful feedback to designers or synthesis tools, allowing for better exploration of the design space.||en|
|dc.title||An Accurate Estimation of Power using Verilog||en|
|Appears in Collections:||Conference Papers|
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.