Please use this identifier to cite or link to this item: http://hdl.handle.net/2080/4016
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGon, Anusaka-
dc.contributor.authorMukherjee, Atin-
dc.date.accessioned2023-05-23T11:19:45Z-
dc.date.available2023-05-23T11:19:45Z-
dc.date.issued2023-05-
dc.identifier.citation11th International Conference on ESDC, IIIT, Sri City, India, 4-6 May 2023en_US
dc.identifier.urihttp://hdl.handle.net/2080/4016-
dc.descriptionCopyright belongs to proceeding publisheren_US
dc.description.abstractNoise removal is the most crucial pre-processing step for present-generation biomedical wearable electrocardiogram (ECG) patches and devices to provide efficient detection and monitoring of cardiac arrhythmias. This paper proposes a hardware-efficient and multiplier-less FPGAbased ECG noise removal architecture based on lifting-based wavelet denoising that employs a universal threshold leveldependent function in combination with soft thresholding to produce a noise-free ECG signal. The paper also proposes a modified lifting-based discrete wavelet transform (DWT) algorithm that is multiplier-less and provides a one-step equation for the calculation of the forward output coefficients and the inverse output coefficients. Since a comparator circuit is a very complicated circuitry in VLSI implementation, an optimized median calculation and soft thresholding block with no compare operations for wavelet-based thresholding is proposed. The ECG data is collected from the MIT-BIH arrhythmia database and the ECG noises from the MIT-BIH noise stress database. The proposed denoising technique for the ECG signal is tested on MATLAB which achieves an average improvement in SNR of 7.4 dB and an MSE of 0.0206. The FPGA implementation is performed on the Nexys 4 DDR board, and the proposed wavelet-based denoising architecture results in lower hardware utilization and a relatively high operating frequency of 166 MHz when compared to existing ECG denoising architectures.en_US
dc.subjectField programming gate arrayen_US
dc.subjectwearable ECG devicesen_US
dc.subjectECG noise removalen_US
dc.subjectlifting-based discrete wavelet transformen_US
dc.subjectsoft thresholdingen_US
dc.titleDesign and FPGA Implementation of an Efficient Architecture for Noise Removal in ECG Signals Using Lifting-Based Wavelet Denoisingen_US
dc.typeArticleen_US
Appears in Collections:Conference Papers

Files in This Item:
File Description SizeFormat 
2023_ESDC_AGon_Design.pdf525.39 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.