Please use this identifier to cite or link to this item: http://hdl.handle.net/2080/3550
Full metadata record
DC FieldValueLanguage
dc.contributor.authorYadav, A.S.-
dc.contributor.authorBeohar, Ankur-
dc.contributor.authorAmbulker, Sunanda-
dc.date.accessioned2021-01-07T04:29:58Z-
dc.date.available2021-01-07T04:29:58Z-
dc.date.issued2020-12-
dc.identifier.citationIEEE India Council International Conference 2020, INDICON-2020,New Delhi, 11th-13th Dec 2020en_US
dc.identifier.urihttp://hdl.handle.net/2080/3550-
dc.descriptionCopyright of this paper is with proceedings publisheren_US
dc.description.abstractThe reliability and toughness of any SRAM cell is tarnished by miniaturization of device technology because of exponential increase in leakage current components in semiconductor devices. This article presents a novel SRAM cell topology to improve the standby leakage power dissipation, by dynamically varying the Cell Ratio and Pull-up ratio using wordline. The entire SRAM cell evaluation is performed at 45nm CMOS Technology. The standby leakage power dissipation of novel design is reduced to 63% as compared to standard six transistor based SRAM cell (6T). The read mode noise margin of novel design becomes 1.056× times than 6T SRAM cell. Further, the effect of process variation also considered for simulation. It also verifies that the novel design offers 8.30nW average (or mean) standby leakage power dissipation as compared to 13.60nW in 6Ten_US
dc.publisherIEEEen_US
dc.subjectHold Mode Leakage Poweren_US
dc.subjectPrimary Latchen_US
dc.subjectSecondary Latchen_US
dc.subjectData Stability.en_US
dc.titleNovel Standby Leakage Reduction Technique in SRAM Cell with Enhanced Read Data Stability by Dynamically Varying the Cell Ratio and Pull-up Ratio using Wordlineen_US
Appears in Collections:Conference Papers

Files in This Item:
File Description SizeFormat 
Yadav.A_IEEE2020.pdf1.5 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.