Please use this identifier to cite or link to this item:
http://hdl.handle.net/2080/5565Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Konar, Arpan | - |
| dc.contributor.author | Balani, Lakshay | - |
| dc.contributor.author | Acharya, Debiprasad Priyabrata | - |
| dc.date.accessioned | 2026-01-08T12:34:18Z | - |
| dc.date.available | 2026-01-08T12:34:18Z | - |
| dc.date.issued | 2025-12 | - |
| dc.identifier.citation | International Conference on Recent Trends in Intelligent Computing, Manufacturing and Electronics (rTIME-2025), Ranchi, Jharkhand, 5-7 December 2025. | en_US |
| dc.identifier.uri | http://hdl.handle.net/2080/5565 | - |
| dc.description | Copyright belongs to proceedings publisher. | en_US |
| dc.description.abstract | High-speed video acquisition over Ethernet on FPGA platforms presents significant challenges due to strict real-time bandwidth requirements and susceptibility to packet jitter and synchronization errors. Asynchronous FIFO buffers play a critical role in such systems by decoupling write and read clock domains, thereby ensuring continuous and reliable data flow. This paper presents a custom dual-clock FIFO architecture for real-time video acquisition in IoT-based FPGA systems. Ethernet payloads arriving at 125 MHz are decoded into a 32-bit RGB stream and written into the FIFO, while data are read at 175 MHz for downstream processing. A FIFO depth of 4 KB is selected to buffer one video line, effectively absorbing jitter and mitigating packet delay variations. The design is implemented in Verilog HDL and verified using AMD Vivado 2024.1 under worst-case burst conditions. The simulation results demonstrate stable clock-domain crossing, correct RGB reconstruction, and zero frame loss. A quantitative comparison with the IP of the Vivado FIFO Generator confirms identical throughput. The proposed FIFO architecture provides improved design transparency and configurability, making it well suited for reliable, real-time FPGA-based video acquisition pipelines. | en_US |
| dc.language.iso | en_US | en_US |
| dc.publisher | National Institute of Advanced Manufacturing Technology | en_US |
| dc.subject | FPGA | en_US |
| dc.subject | Asynchronous FIFO | en_US |
| dc.subject | Dual-clock systems | en_US |
| dc.subject | Video acquisition | en_US |
| dc.subject | IoT | en_US |
| dc.title | Asynchronous FIFO in FPGA for Video Acquisition in IoT-Based Systems | en_US |
| dc.type | Article | en_US |
| Appears in Collections: | Conference Papers | |
Files in This Item:
| File | Description | Size | Format | |
|---|---|---|---|---|
| 2025_ICrTIME_AKonar_Asynchronous FIFO.pdf | Conference Paper | 1.51 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
