Please use this identifier to cite or link to this item:
http://hdl.handle.net/2080/3589
Title: | Hardware realization of video enhancement and compression algorithms |
Authors: | Kolanu, Harish Reddy Nagrale, Priyadarshini Okade, Manish Mahapatra, Kamalakanta |
Keywords: | Video enhancement Video compression Hardware boards Raspberry Pi TI DaVinci |
Issue Date: | Aug-2021 |
Publisher: | IEEE |
Citation: | 2nd IEEE International Conference On Range Technology (IEEE ICORT 2021), ITR, DRDO, India, 5-6 August 2021 |
Abstract: | This paper presents implementation aspects of video enhancement and compression algorithms on hardware platforms. The implementation is motivated by the fact that sufficient studies have not been carried out earlier on hardware realization of video algorithms since major focus in the research community has been on analyzing algorithms from a software perspective and many a times ignoring the hardware board level aspects which are very critical from the defence point of view. This paper is a novel attempt to bridge this gap and present the practical considerations of video processing algorithms when run on hardware boards. We utilize both a general purpose board namely Raspberry Pi 3 as well as a dedicated video processing board namely TI’s DaVinci DM6437 to show the performance of existing video algorithms so that when prototype development is carried out the designer could tradeoff performance and cost aspects depending on the application scenario. Primary focus in this work is on the utility of video processing algorithms for surveillance applications like UAV’s and missiles. |
Description: | Copyright of this paper is with proceedings publisher |
URI: | http://hdl.handle.net/2080/3589 |
Appears in Collections: | Conference Papers |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
2021_IEEE-ICORT-HRKolanu_Hardware.pdf | 435.26 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.