Please use this identifier to cite or link to this item:
http://hdl.handle.net/2080/2587
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Dash, Ranjita Kumari | - |
dc.contributor.author | Risco-Mart´ın, Jose L | - |
dc.contributor.author | Turuk, Ashok Kumar | - |
dc.contributor.author | Ayala, Jose L | - |
dc.date.accessioned | 2016-12-23T04:30:20Z | - |
dc.date.available | 2016-12-23T04:30:20Z | - |
dc.date.issued | 2016-12 | - |
dc.identifier.citation | International Conference on Bio-engineering for Smart Technologies (BioSMART), Dubai,4-7 Dec, 2016 | en_US |
dc.identifier.uri | http://hdl.handle.net/2080/2587 | - |
dc.description | Copyright belongs to the proceeding publisher | en_US |
dc.description.abstract | With 3D NoCs help improve circuit performance, fault tolerance and energy efficiency through the reduction of average wire-length and the increase in communication bandwidth of on-chip wiring, the soaring increase of onchip temperature remains one of the most challenging obstacles to their commercialization. We present a physical design flow that integrates thermal driven floor-planning with MOEA. The thermal aware floor-planning help reduce the magnitude of hotspots in each layer , in turn, alleviate the negative impact of heat dissipation on chip performance and reliability. The essence of the flow is to analyze the layered thermal map of the chip stack and then apply MOEA operators, which helps to put the power hungry functional units far from each other.3D stacked heterogeneous mesh architecture with 3 layers is used as the baseline for our experimental work. Further another two layers has been added to check the impact of increasing number of layers on the peak temperature of individual layers. The experimental results show the suitability of our algorithm for significantly reducing maximum on-chip temperature. As our approach is independent of any topology, it paves the way for thermal driven design methods consisting of 3D layouts made up of several layers. | en_US |
dc.description.sponsorship | IEEE France Section | en_US |
dc.publisher | IEEE | en_US |
dc.subject | MOEA | en_US |
dc.subject | Floorplanning | en_US |
dc.subject | 3D NoC | en_US |
dc.subject | Thermal map | en_US |
dc.subject | Heterogeneous mesh architecture | en_US |
dc.title | Bio-Inspired Thermal Management Techniques for Three Dimensional Heterogeneous Stacked Network-on-Chip Systems | en_US |
dc.type | Article | en_US |
Appears in Collections: | Conference Papers |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
biosmart-final.pdf | Main Article | 477.8 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.