Please use this identifier to cite or link to this item:
http://hdl.handle.net/2080/1804
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Das, A | - |
dc.contributor.author | Dash, S | - |
dc.contributor.author | Sahoo, A K | - |
dc.contributor.author | Chitti Babu, B | - |
dc.date.accessioned | 2012-12-24T13:10:08Z | - |
dc.date.available | 2012-12-24T13:10:08Z | - |
dc.date.issued | 2012-12 | - |
dc.identifier.citation | IEEE INDICON 2012, International Conference,Cochin, 07-09, December 2012 | en |
dc.identifier.uri | http://hdl.handle.net/2080/1804 | - |
dc.description | Copyright for this paper belongs to proceeding publisher | en |
dc.description.abstract | This paper presents a linear all-digital phase locked loop based on FPGA. In this ADPLL the phase detection system is realized by generating an analytic signal using a compact implementation of Hilbert transform and then simply computing the instantaneous phase using CORDIC algorithm in vectoring mode of operation. A 16-bit pipelined CORDIC algorithm is employed in order to obtain the phase information of the signal. All the components used in this phase detection system are realized as digital discrete time components. This design does not involve any class of multipliers thus reducing the complexity of the design. The loop filter of the ADPLL has been designed using PI controller which has a low pass behavior and is used to discard the higher order harmonics of the error signal. The CORDIC algorithm in its rotation mode of operation is used to compute sinusoidal values for the DDS. The ADPLL model has been implemented using Xilinx ISE 12.3 and ModelSim PE Student Edition 10.1a. | en |
dc.format.extent | 662766 bytes | - |
dc.format.mimetype | application/pdf | - |
dc.language.iso | en | - |
dc.subject | Phase detector | en |
dc.subject | Hilbert Transform | en |
dc.subject | CORDIC algorithm | en |
dc.subject | Phase locked loop | en |
dc.subject | Signal processing | en |
dc.subject | FPGA Implementation | en |
dc.title | Design and Implementation of FPGA based Linear All Digital Phase-Locked Loop | en |
dc.type | Article | en |
Appears in Collections: | Conference Papers |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
INDICON2012_B.Tech(ECE).pdf | 647.23 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.