Please use this identifier to cite or link to this item: http://hdl.handle.net/2080/1421
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSharma, V K-
dc.contributor.authorMahapatra, K K-
dc.contributor.authorPati, U C-
dc.date.accessioned2011-03-29T09:46:24Z-
dc.date.available2011-03-29T09:46:24Z-
dc.date.issued2011-02-
dc.identifier.citationInternational Conference on Devices and Communications, February 24-25, 2011, Birla Institute of Technology, Mesra, Indiaen
dc.identifier.urihttp://hdl.handle.net/2080/1421-
dc.descriptionCopyright belongs to Proceedings Publisheren
dc.description.abstractDiscrete cosine transform (DCT) is widely used in image and video compression standards. This paper presents distributed arithmetic (DA) based VLSI architecture of DCT for low hardware circuit cost as well as low power consumption. Low hardware cost is achieved by exploiting redundant computational units in recent literature. A technique to reduce error introduced by sign extension is also presented. The proposed 1-D DCT architecture is implemented in both the Xilinx FPGA and Synopsys DC using TSMC CLN65GPLUS 65nm technology library. For power and hardware cost comparisons, recent DA based DCT architecture is also implemented. The comparison results indicate the considerable power as well as hardware savings in presented architecture. 2-D DCT is implemented using row column decomposition by the proposed 1-D DCT architecture.en
dc.format.extent212850 bytes-
dc.format.mimetypeapplication/pdf-
dc.language.isoen-
dc.subject2-D Discrete cosine transform (DCT)en
dc.subjectDistributed Arithmetic (DA)en
dc.subjectFPGAen
dc.subjectImage compression,en
dc.subjectJPEGen
dc.titleAn Efficient Distributed Arithmetic based VLSI Architecture for DCTen
dc.typeArticleen
Appears in Collections:Conference Papers

Files in This Item:
File Description SizeFormat 
ICDeCom_IC_112 (2).pdf207.86 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.