Please use this identifier to cite or link to this item:
http://hdl.handle.net/2080/1349
Title: | A Hardware implementation of IDEA cryptosystem using a recursive multiplication approach |
Authors: | Mukherjee, S Sahoo, Bibhudatta |
Keywords: | CryptographicAlgorithm IDEA Hardware Implementations Modulo Multiplier VHDL Partial Products |
Issue Date: | 2011 |
Publisher: | Excel India Publishers |
Citation: | Proceeding of International Conference on Electronic Systems (ICES-2011), page 383 – 389, Excel India Publishers, New Delhi, 2011 |
Abstract: | This paper covers the implementation of the International Data Encryption Algorithm (IDEA) using Very Large Scale Integrated Circuits Hardware Description Language (VHDL) with the help of Xilinx – ISE 10.1. In terms of security, this algorithm is very much superior and is already patented by Ascom. The whole algorithm is divided into modules and among all of them the most time consuming one is the modulo multiplication module. The multiplication algorithm that is used computes the product in a recursive fashion and it uses Divide and Conquer approach during multiplication, as mentioned in [2], which ultimately consumes less time and increases the throughput in the algorithm. Moreover the design is made pipelined for increasing the throughput. The block size considered here is same as of traditional IDEA encryption algorithm [1] which is of 64 bits with 16 bit sub-blocks [1]. |
Description: | Copyright belongs to Proceedings Publisher |
URI: | http://hdl.handle.net/2080/1349 |
ISBN: | 978-93-80697-50-5 |
Appears in Collections: | Conference Papers |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
CI_2011_5001 (2).pdf | 157.5 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.