Please use this identifier to cite or link to this item:
http://hdl.handle.net/2080/1259
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Nanda, U | - |
dc.contributor.author | Mahapatra, K K | - |
dc.date.accessioned | 2010-06-05T13:35:03Z | - |
dc.date.available | 2010-06-05T13:35:03Z | - |
dc.date.issued | 2010 | - |
dc.identifier.citation | International conference on Advanced Computing and Communication, May 3-4, 2010,Kanjirapally, Kerala, pp 206-210 | en |
dc.identifier.uri | http://hdl.handle.net/2080/1259 | - |
dc.description.abstract | A Digital Signal Processor with specific instruction sets and meant for a specific application is called as Application Specific Instruction set Processor(ASIP). To design an ASIP many approaches are available. However optimization of an ASIP becomes handy if it is designed in a higher level of abstraction that is higher than Register Transfer Level (RTL). Application Description Languages (ADLs) are becoming popular recently because of its quick and optimal design convergence achievement capability during the design of ASIPs. Several stages are required to design a processor which are architecture design implementation, software development, instruction and system verification. Verification of such ASIPs at various design stages is a tedious job to do. This paper presents the architecture description of a simple DSP processor using ADL based instruction set description. The design process is more consistent after allowing maximum flexibility here. Furthermore, it enables the design process in both instruction and cycle accurate modes. The design process of a three stage pipelined FIR Filter processor is demonstrated as a case study. Further optimization can be done with respect to resources by changing the LISA code written in CoWare platform. | en |
dc.format.extent | 1070480 bytes | - |
dc.format.mimetype | application/pdf | - |
dc.language.iso | en | - |
dc.subject | LISA, | en |
dc.subject | ASIP, | en |
dc.subject | RTL, | en |
dc.subject | Pipelining, | en |
dc.subject | FIR filter, | en |
dc.subject | HDL | en |
dc.subject | CoWare, | en |
dc.subject | Profiling | en |
dc.title | Design of an Application Specific Instruction Set Processor Using LISA | en |
dc.type | Article | en |
Appears in Collections: | Conference Papers |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
PAPER2.pdf | 1.05 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.