# An Improved Feedthrough Logic for Low Power Circuit Design

Sauvagya Ranjan Sahoo Department of Electronics & Communication Engg. National Institute Of Technology Rourkela, India sauvagya.nitrkl@gmail.com

*Abstract*—This paper presents the design of a low power dynamic circuit using a new CMOS domino logic family called feedthrough logic. Dynamic logic circuits are more significant because of its faster speed and lesser transistor requirement as compared to static CMOS logic circuits. The proposed circuit has very low dynamic power consumption compared to the recently proposed circuit techniques for the dynamic logic styles. The concept is validated through extensive simulation. The problem of requirement of output inverter and noninverting logic are also completely eliminated in the proposed design.

*Keywords*- Feedthrough logic (FTL);dynamic CMOS logic circuit; low-power adder.

#### I. INTRODUCTION

Dynamic logic is used for high speed circuit design; it reduces the number of transistors to implement a given logic. The reduction in number of transistors results in significant reduction of area of the device as compared to static CMOS logic [1,2,3], but the major drawback with this logic is its excessive power dissipation due to the switching activity and clock, also it suffers from charge redistribution and requirement of additional output inverter. In order to reduce excessive power dissipation of dynamic logic circuit, a mix of dynamic and static circuit styles [4], use of dual supply voltages [5] and dual threshold voltage (V<sub>T</sub>) [6] have been proposed in the literature.

To improve the power consumption of dynamic logic circuit with a very long logic depth further, a new logic family called feedthrough logic (FTL) is proposed in [7], where FTL concept is extended for the design of low power arithmetic circuits.

FTL is successfully employed by the authors for integrated circuits in GaAs technology in [8]. Furthermore, the problems associated with dynamic logic in [1] is eliminated by FTL [7].

The total power dissipated in a generic CMOS digital gate is given by [9]

Kamala Kanta Mahapatra Department of Electronics & Communication Engg. National Institute Of Technology Rourkela, India kmaha2@gmail.com

$$P_{total} = P_{static} + P_{dynamic} + P_{short \, circuit}$$
  
=  $V_{dd}I_l + V_{dd}F_{clk}\sum_i V_i \ swing}C_i \ load \alpha_i + V_{dd}\sum_i I_i \ scalar = V_{dd}I_l$ 

Where  $F_{clk}$  denotes the system clock frequency, V <sub>i swing</sub> is the voltage swing at node i, C <sub>i load</sub> is the load capacitance at node i,  $\alpha_i$  the activity factor at node i, I <sub>i sc</sub> is the short circuit current and I <sub>1</sub> is the leakage current.

In this paper we propose a novel circuit design that further improves feedthrough logic [7]. The proposed circuit uses one additional PMOS transistor. the simulation results show that the power consumption of the proposed circuit reduces by approximately 40% when compared with FTL [7]. It can also be used in domino like cascaded stage.

## II. CONVENTIONAL HIGH SPEED STRUCTURE (HS0)

The high speed structure (HS0) in [7] is shown in Fig. 1. It consists of a NMOS reset transistor (M2) and a pull up PMOS load transistor (M1). M1 and M2 are controlled by the clock signal (CLK). The basic principle of operation is briefly described here. During CLK = 1 (reset phase), the output node (OUT) is pulled to ground through M2. When CLK =0 (evaluation phase), M2 is turned off and M1 conducts. The output node conditionally evaluates to either logic high or low level depending upon input (IN) to M3. If the IN=0, the output node is pulled towards  $V_{DD}$ , otherwise it remains at low. In standard domino logic [1] the output is charged to V<sub>DD</sub> which cause cascading problem and high dynamic power dissipation but here the output is reset to low during reset phase. This eliminates the requirement of inverter for cascading these logic blocks. This logic is faster because the output makes transition from  $V_{TH}$  to  $V_{OH}$  or  $V_{OL}$ only [7], but it suffers from more power consumption due to the fact that  $V_{OL}$  is not 0 V.



Fig. 1. HS0 Structure in [7]

## III. PROPOSED CIRCUIT

The proposed circuit for low power is shown in Fig. 2. It consists of an additional PMOS transistor (M4) in series with M1. The transistor M4 increases the total resistance in the path from  $V_{DD}$  to output. Due to ratio logic  $V_{OL}$  reduces as compared to HS0 [7]. This reduction in  $V_{OL}$  helps in reducing the dynamic power consumption

During the reset phase the proposed HS0 circuit operation is same as HS0 [7]. During evaluation phase if the input (IN) is logic-1 then the output node pulled down to logic low i.e.  $V_{OL}$ . This  $V_{OL}$  is small as compared to  $V_{OL}$  of HS0 [7], as a result the power consumption of proposed HS0 reduces.

## IV. FULL ADDER DESIGN USING PROPOSED HS0

In this section we present the design of a basic sum and carry cell for the full adder using proposed HS0 logic. Fig.3. shows the implementation of  $\overline{sum}$  and Fig. 4. shows  $\overline{c_{out}}$  of the adder. An 8-bit ripple carry adder is designed by using these basic sum and carry cell.





Fig. 2. Proposed HS0

## V. SIMULATION RESULTS AND COMPARISONS

We have used 0.18  $\mu$ m CMOS process technology model library from UMC, using the parameter for typical process corner at 25°C. Power supply V<sub>DD</sub> is constant for all simulations and is equal to 1.8 V. Circuits are simulated in HSPICE simulator. To compare the proposed structure against the existing HS0 structure [7], the behavior of a long chain (10) of inverters and 8-bit ripple carry adders are simulated. Table I. shows the dynamic power comparison for 10 stages of inverter designed by proposed HS0 shown in Fig.5, and existing HS0 in [7] for 10 fF capacitive load at 100 MHz.

Fig. 6. Show the plot of output voltage from the  $1^{st}$  stage of inverter to the  $10^{th}$  stage of inverter at 10 fF capacitive loads. The output voltage falls to a lower voltage  $V_{OL}$  which is less than the  $V_{OL}$  in [7].



Fig. 4. Carry cell



Fig. 5.Long chain of inverters designed by proposed HS0 (10-stage)

An 8-bit ripple carry adder is designed by using the sum and carry cell shown in Fig. 3 and Fig. 4. Table II. illustrates the propagation delay and dynamic power comparison for the 8-bit ripple carry adder designed by the proposed structure and existing HS0 in [7]. The simulation result indicates that power consumption for the proposed adder is very low as compared to the existing adder in [7].

 TABLE I. SIMULATION RESULTS FOR DYNAMIC POWER FOR THE

 PROPOSED CIRCUIT IN FIG.5 AND THE EXISTING HS0 STRUCTURE IN [7].

 (10-INVERTER)

| Logic family | Power(µW) |
|--------------|-----------|
| HS0 in [7]   | 268       |
| Proposed HS0 | 151       |

TABLE II. SIMULATION RESULTS FOR DYNAMIC POWER FOR AN 8-BIT RIPPLE CARRY ADDER DESIGNED BY PROPOSED CIRCUIT AND THE EXISTING HS0 STRUCTURE IN [7]

| Logic family | Power(µW) | $t_{p}(ns)$ |
|--------------|-----------|-------------|
| HS0 in [7]   | 601       | 0.507       |
| Proposed HS0 | 335       | 0.690       |







Fig. 6. Plot of the output voltages from 1<sup>st</sup> stage (N1) to 10<sup>th</sup> (N10) stage of inverters.

The power delay product is shown in Fig.7. The PDP chart confirms that the proposed structure has less PDP as compared to HS0 in [7].

In Fig.8. The propagation delays of both structures are shown with respect to output load capacitance  $C_L$ . The gap between proposed structure and HS0 in [7] increases with increase in  $C_L$ . The proposed circuit is slower as compared to HS0.

The effect of  $C_L$  on dynamic power for both structure are shown in Fig.9.  $C_L$  is varies from 1 fF to 20 fF. The dynamic power dissipation of the proposed structure is less as compared to HS0.



Fig.8. Effect of output load on propagation delay of proposed structure and existing HS0



Fig.9. Effect of output load capacitance on dynamic power dissipation of proposed structure and existing HS0 .

## VI. CONCLUSION

In this paper, we proposed a low power dynamic circuit. The proposed circuit is simulated in 0.18  $\mu$ m CMOS process technology from UMC. The proposed circuit when compared with the recently proposed FTL scheme has 40% less dynamic power consumption. The simulation for a 8-bit ripple carry adder is also carried out in this work. The simulation result confirms that for a given load and at same frequency of operation the power delay product of the proposed circuit improves than that of existing HSO structure. The proposed circuit can be used for design of a low power processor where low power consumption is of primary importance.

# ACKNOWLEDGMENT

The authors acknowledge to DIT (Ministry of Information & Communication Technology) for the financial support for carrying out this research work.

# REFERENCES

- J.M. Rabaey, A. Chandrakasan, B. Nikolic, 'Digital Integrated Circuits: A Design perspective' 2e Prentice-Hall, Upper saddle River, NJ, 2002.
- [2] S. M. Kang, Y. Leblebici, 'CMOS Digital Integrated Circuits: Analysis & Design', TATA McGraw- Hill Publication, 3e, 2003.
- [3] N. Weste, K. Eshraghian, 'Principles of CMOS VLSI Design, A systems perspective', Addision Wesley MA, 1988.
- [4] S. Mathew, M. Anders, R. Krishnamurthy, S. Borkar, "A 4 GHz 130 nm address generation unit with 32-bit sparse-tree adder core," *IEEE J. Solid State Circuits* Vol.38 (5) 2003, pp. 689-695.
- [5] R.K. Krishnamurthy, S. Hsu, M. Anders, B. Bloechel, B. Chatterjee, M. Sachdev, S. Borkar, "Dual Supply voltage clocking for 5GHz 130nm integer execution core," *proceedings of IEEE VLSI Circuits Symposium*, Honolulu Jun. 2002, pp. 128-129.
- [6] S. vangal, Y. Hoskote, D. Somasekhar, V. Erraguntla, J. Howard, G. Ruhl, V. Veeramachaneni, D. Finan, S. Mathew, and N. Borkar, "A 5-GHz floating point multiply-accumulator in 90-nm dual V<sub>T</sub> CMOS," in Proc. *IEEE Int. Solid-State Circuits Conf.*, San Francisco, CA, Feb.2003, pp. 334–335.
- [7] V. Navarro-Botello, J. A. Montiel-Nelson, and S. Nooshabadi, " Analysis of high performance fast feedthrough logic families in CMOS," *IEEE Trans. Cir. & syst. II*, vol. 54, no. 6, Jun. 2007, pp. 489-493.
- [8] S. Nooshabadi and J. A. Montiel-Nelson, "Fast feedthrough logic: A high performance logic family for GaAs," *IEEE Trans. Circuit Syst. I, Reg.* Paper, vol. 51, no. 11, Nov.2004, pp. 2189-2203.
- [9] K. Navi, V. Foroutan, M. Rahimi Azghadi, M. Maeen, M. Ebrahimpour, M. Kaveh, O. Kavehei, "A Novel low power full-adder cell with new technique in designing logical gates based on static CMOS Inverter," *ELSEVIER Microelectronics Journal*, Vol.40, 2009,pp.1441–1448.